Engineering - Engineer Digital 3

Artech Information Systems

Today
Secret
Unspecified
Unspecified
Chandler, AZ (On-Site/Office)

Pay Rate - $65-$80/hr on W2 without benefits

Job Description: Job Summary
The *** Space Systems, Launch Vehicle and Missile Defense Systems, is seeking FPGA Design Engineers to be involved in full life-cycle product development of launch vehicle avionics and test system design.

In this role, you will identify, investigate, design, and develop programmable logic solutions, in FPGAs or CPLDs, for digital electronic equipment using VHSIC Hardware Description Language (VHDL) to solve a variety of technical challenges. You will test programmable logic designs in the lab using custom and/or industry standard tools and equipment to analyze performance and verify functionality meets established design requirements.

This position is for either a Principal Engineer or Senior Principal Engineer Digital:

Basic Qualifications for Principal Engineer Digital:
• B.S. degree in Electrical Engineering (Computer or Electrical), or related field with a minimum of 5 years of relevant professional work experience OR a M.S. degree with a minimum of 3 years of relevant professional work experience in EE/CE including experience in programmable logic design.
• Recent experience with Hardware Description Language (VHDL) and formal verification (OSVVM preferred) for FPGAs, CPLDs and/or ASICs.
• Ability to work in teams and communicate clearly across various levels of engineers
• Ability to translate system performance and operational specifications into programmable logic requirements, design specifications, test specifications, and users' guides.
• US Citizenship with the ability to obtain and maintain a Security Clearance

Preferred Qualifications:
• Active DOD Secret Clearance
• Experience with Electronic Design Automation (EDA) Tools: Mentor Graphics ModelSim/QuestaSim, Radiant (Lattice), Vivado/Client (Xilinx), Libero (Microsemi)

Preferred candidate will have familiarity with:
• Communication protocols (UART, SPI, I2C, 1-Wire, Ethernet, AXI, APB, SpaceWire);
• Fixed-point math fundamentals;
• Static timing analysis and timing closure (setup and hold, slack, skew, etc.);
• Asynchronous clock domain crossing and general metastability mitigation techniques;
• Test-bench development, including timing-accurate bus functional models, complete functional coverage, etc.
• Working in an Agile project format, team-based environment, including Jira and Git environments.
• Formal verification with OSVVM

Basic Qualifications for Sr. Principal Engineer Digital:
• B.S. degree in Electrical Engineering (Computer or Electrical), or related field with a minimum of 7 years of relevant professional work experience OR M.S. degree in EE/CE with 5+ years of relevant professional work experience.
• Recent experience with Hardware Description Language (VHDL) and formal verification (OSVVM preferred) for FPGAs, CPLDs and/or ASICs.
• Ability to work in teams and communicate clearly across various levels of engineers
• Ability to translate system performance and operational specifications into programmable logic requirements, design specifications, test specifications, and users' guides.
• US Citizenship with the ability to obtain and maintain Security Clearance

Preferred Qualifications:
• Active DOD Secret Clearance
• A strong team player who also can work independently
• Significant recent experience with VHISC Hardware Description Language (VHDL) and verification (OSVVM preferred) for FPGAs, CPLDs and/or ASICs.

Preferred candidate will have familiarity with:
• Electronic Design Automation (EDA) Tools: Mentor Graphics ModelSim/QuestaSim, Radiant (Lattice), Vivado/Client (Xilinx), Libero (Microsemi)
• Communication protocols (UART, SPI, I2C, 1-Wire, Ethernet, AXI, APB, SpaceWire);
• Fixed point math fundamentals;
• Static timing analysis and timing closure (setup and hold, slack, skew, etc.);
• Asynchronous clock domain crossing and general metastability mitigation techniques;
• Test-bench development, including timing-accurate bus functional models, complete functional coverage, etc.
• Microprocessor (PowerPC, Client-based, SoC) designs
• Development in MATLAB/Simulink
• High level programming languages (C/C++)
• Working in an Agile project format, team-based environment, including Jira and Git environments.
• Formal verification with OSVVM

Regards,
Samson Chacko

Federal Staffing Specialist

Cell: 973-500-2084
Text: 973-545-7855
Email: Samson.chacko@artech.com
LinkedIn: linkedin.com/in/samson-chacko
360 Mt. Kemble Avenue, Suite 2000, Morristown, NJ 07960
Website: www.artech.com
group id: artech

Match Score

Powered by IntelliSearchâ„¢
Create an account or Login to see how closely you match to this job!

Similar Jobs


Clearance Level
Secret